ADDER A.I.M. Uživatelský manuál

Procházejte online nebo si stáhněte Uživatelský manuál pro Servery ADDER A.I.M.. LD LAB Manual Uživatelská příručka

  • Stažení
  • Přidat do mých příruček
  • Tisk
  • Strana
    / 64
  • Tabulka s obsahem
  • KNIHY
  • Hodnocené. / 5. Na základě hodnocení zákazníků
Zobrazit stránku 0
III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38)
Dept. of E&C K.I.T - Tiptur
1
Experiment No 1
Realization of Boolean Expression using Logic gates.
Aim: Simplification and realization of given Boolean expression using logic gates and
universal gates.
Components Required:
Sl
No
Particulars Range Quantity
01 IC 7404, 7408, 7410,7427 --- 01 each
02 IC 7400, 7402 --- 02 each
Design :
Example Y = ( A + B C ) ( B + C A )
a) Simplification for Basic gates.
Y = ( A + B C ) ( B + C A )
= AB + AA C + BBC + ABC C
= AB + A C + B C ( A.A = A, B.B = B & C C = 0 )
b) Simplification for NAND gate.
Y = ( A + B C ) ( B + C A )
Y = ( A + B C ) ( B + C A )
= (AB) (BC) (AC)
c) Simplification for NOR gate.
Y = ( A + B C ) ( B + C A )
Y = ( A + B ) ( A + C ) (B + C ) (B + A) (Distributive Law)
Y = ( A + B ) ( A + C ) (B + C )
Y = ( A + B ) ( A + C ) (B + C )
Y = ( A + B ) + ( A + C ) + ( B + C )
Zobrazit stránku 0
1 2 3 4 5 6 ... 63 64

Shrnutí obsahu

Strany 1

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 1Experiment No 1 Realization of Boolean Expression using L

Strany 2

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 10Experiment No.3 Parallel adder Aim: (i) Realization of

Strany 3

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 11Truth Table for adder: Inputs Outputs Decimal No Car

Strany 4

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 12Truth table for Excess-3 to BCD conversion: Excess – 3 i

Strany 5

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 13Experiment No: 4 Code Conversion Aim: To realizes a co

Strany 6

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 14Logic Diagram for Binary to Gray code conversion: G0 G

Strany 7

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 15Simplification for Gray Code: B2 B1 B0

Strany 8

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 16Experiments No. 5 Multiplexer / Demultiplexer Aim : i)

Strany 9

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 174:1 MUX using NAND Gates Truth Table Inputs Select li

Strany 10

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 18Pin Diagram of IC 74153( Dual 4 : 1 Mux)

Strany 11

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 192:4 Decoder using NAND Gate: Truth Table: Select Line

Strany 12

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 2Logic Diagram: Using Basic gate. Using NAND gate.

Strany 13

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 20Decoder / Demultiplexer: IC 74139 E1 Ena

Strany 14

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 21For Sum: For Carry: Full adder u

Strany 15

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 22For Carry: Half Subtractor using

Strany 16

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 23 Full Subtractor using IC 74153 Truth T

Strany 17

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 24 3-bit Binary to Gray conversion using IC

Strany 18 - IC 74153

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 253-bit Binary to Gray conversion using IC74139: Truth Tabl

Strany 19

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 26Experiment No 6 Magnitude Comparator. Aim:- a) To real

Strany 20 - IC 74139

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 27b) Two bit Comparator: Design: A>B A=B

Strany 21

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 280 1 0 0 0 0 1 0 1 0 1 0 1 0 0 1 1 0 1 0

Strany 22

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 29Truth table for 4-bit Comparator: Input Data Inputs (Fr

Strany 23

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 3Using NOR gate. Truth Table: A B C Y 0 0 0 0 0

Strany 24

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 30Experiment No 7 Decoder / Encoder Aim: a) Use of deco

Strany 25

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 31Study of Priority Encoder Decimal to BCD conversion usin

Strany 26 - A<B

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 32Octal to Binary conversion using IC 74148:

Strany 27

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 33Experiment No: 8 Flip-Flops Aim : a) Realization of (i

Strany 28 - IC 7485

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 34Procedure: 1. Connection are made as shown in Logic dia

Strany 29

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 35Logic Diagram of T Flip Flop: Truth table for T Flip Flo

Strany 30

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 36Experiments : 9 Asynchronous up / Down Counter using IC

Strany 31 - IC 74147

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 37Logic Diagram for 3-bit Asynchronous up counter:

Strany 32 - IC 74148

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 38Logic Diagram: 3-bit Asynchronous Down Counter:

Strany 33

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 39Mod N Counters: Logic Diagram for Mod 5up counter:

Strany 34

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 4Experiment No 2 Realization of Half/Full adder and Half/F

Strany 35

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 40Logic Diagram for Mod 4 Down Counter:

Strany 36

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 41Procedure: 1. Connections are made as shown in the Logi

Strany 37

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 42Experiment No – 10 3 Bit Synchronous Counter using IC 74

Strany 38

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 43Transition Table : Present State Next State FF-2 FF-1

Strany 39

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 44Wave Forms: Procedure: 1. Connections are made as sh

Strany 40

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 45Experiment No – 11 Counters using counter IC’s Decade C

Strany 41

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 46 Logic Diagram for Decade counter 7490:

Strany 42

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 47 State Table: Decade Counter: State Table: Mod 8 Coun

Strany 43

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 48 Programmable 4-bit Synchronous UP / Down decade counter.

Strany 44

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 49 Logic diagram for Preset value = 8, N = 6, (To count fro

Strany 45

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 5Half adder using NAND gate: Design For Half subtractor: T

Strany 46

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 50 Preset Value = 8, N = 6, (To count from 8 to 3) Down – 7

Strany 47

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 51 Function Table: Load Clear Clk-up Clk-down Mo

Strany 48

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 52 Truth Table: From 3 to 8 from 12 to 5 Cloc

Strany 49

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 53 Procedure: 1. Connections are made as shown in

Strany 50

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 54 Experiment No – 12 Shift Register Aim: To

Strany 51

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 55 DS: Serial input data (to be shifted) D3, D2, D1

Strany 52

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 56 Truth Table: Clock Serial Q0 Q1 Q2 Q3

Strany 53

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 57 Truth Table: Clock Parallel Data Inputs

Strany 54 - IC 7495

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 58 Truth Table: Mode M Clock Ds Parallel data input Se

Strany 55

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 59 Truth Table: Clock Serial Data I/P Q0 Q1 Q2 Q3 1

Strany 56

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 6Half subtractor using NAND gates: Design for Full add

Strany 57

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 600 2 0 1 0 0 0 3 0 0 1 0 0 4 0 0 0 1 0 5

Strany 58

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 611. Connection are made as shown in the Logic diagram. 2.

Strany 59

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 62The given sequence length S = 15, ∴N = 4 Note: There is

Strany 60

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 63 Procedure: The give Sequence: 1000 1001 1010

Strany 61

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 64 a b c d e f g Vcc = 3 a = 1 b= 13 c

Strany 62

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 7Logic Diagram: Full adder using basic gates: Full adder

Strany 63

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 8Realization for Borrow Realization for Difference BCi

Strany 64

III Sem E&C Engg. LOGIC DESIGN LAB (10ESL38) Dept. of E&C K.I.T - Tiptur 9Procedure: 1. The IC is fixed on the IC trainer and

Komentáře k této Příručce

Žádné komentáře